

### Dual P-Channel 20-V (D-S) MOSFET

### **CHARACTERISTICS**

- P-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

#### DESCRIPTION

The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to  $125^{\circ}$ C temperature ranges under the pulsed 0-V to 5-V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

#### SUBCIRCUIT MODEL SCHEMATIC





This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.



| Parameter                                     | Symbol              | Test Condition                                                                                                                                 | Simulated<br>Data | Measured<br>Data | Unit |
|-----------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| Static                                        | •                   |                                                                                                                                                | •                 |                  |      |
| Gate Threshold Voltage                        | V <sub>GS(th)</sub> | $V_{\text{DS}} = V_{\text{GS}}, \ I_{\text{D}} = -500 \ \mu\text{A}$                                                                           | 0.75              |                  | V    |
| On-State Drain Current <sup>a</sup>           | I <sub>D(on)</sub>  | $V_{DS}$ = -5 V, $V_{GS}$ = -4.5 V                                                                                                             | 235               |                  | А    |
| Drain-Source On-State Resistance <sup>a</sup> | ۲ <sub>DS(on)</sub> | $V_{GS}$ = -4.5 V, I <sub>D</sub> = -9.4 A                                                                                                     | 0.0124            | 0.0125           | Ω    |
|                                               |                     | $V_{GS}$ = -2.5 V, I <sub>D</sub> = -8.4 A                                                                                                     | 0.015             | 0.0155           |      |
|                                               |                     | $V_{GS}$ = -1.8 V, I <sub>D</sub> = -5 A                                                                                                       | 0.019             | 0.020            |      |
| Forward Transconductance <sup>a</sup>         | 9 <sub>fs</sub>     | $V_{DS} = -10 \text{ V}, \text{ I}_{D} = -9.4 \text{ A}$                                                                                       | 42                | 40               | S    |
| Diode Forward Voltage <sup>a</sup>            | V <sub>SD</sub>     | $I_{\rm S}$ = -1.7 A, $V_{\rm GS}$ = 0 V                                                                                                       | -0.80             | -0.70            | V    |
| Dynamic <sup>b</sup>                          |                     |                                                                                                                                                | •                 |                  |      |
| Total Gate Charge                             | Qg                  | $V_{DS}$ = -6 V, $V_{GS}$ = -4.5 V, I <sub>D</sub> = -9.4 A                                                                                    | 47                | 43               | nC   |
| Gate-Source Charge                            | Q <sub>gs</sub>     |                                                                                                                                                | 7.1               | 7.1              |      |
| Gate-Drain Charge                             | Q <sub>gd</sub>     |                                                                                                                                                | 10.9              | 10.9             |      |
| Turn-On Delay Time                            | t <sub>d(on)</sub>  | $V_{DD}$ = -6 V, R <sub>L</sub> = 6 Ω<br>$I_D \cong$ -1 A, V <sub>GEN</sub> = -4.5 V, R <sub>G</sub> = 6 Ω<br>$I_F$ = -1.7 A, di/dt = 100 A/µs | 36                | 32               | ns   |
| Rise Time                                     | tr                  |                                                                                                                                                | 35                | 42               |      |
| Turn-Off Delay Time                           | t <sub>d(off)</sub> |                                                                                                                                                | 166               | 350              |      |
| Fall Time                                     | t <sub>f</sub>      |                                                                                                                                                | 43                | 160              |      |
| Source-Drain Reverse Recovery Time            | t <sub>rr</sub>     |                                                                                                                                                | 135               | 127              |      |

Notes

a. Pulse test; pulse width  $\leq$  300  $\mu s$ , duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si4913DY

# **Vishay Siliconix**

COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)



Note: Dots and squares represent measured data.



Vishay

# Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.